High Speed Multiplier Design Using Decomposition Logic

Main Article Content

Palaniappan Ramanathan
Ponnusamy Thangapandian Vanathi
Sundeepkumar Agarwal

Abstract

The multiplier forms the core of a Digital Signal Processor and is a major source of power dissipation. Often, the multiplier forms the limiting factor for the maximum speed of operation of a Digital Signal Processor. Due to continuing integrating intensity and the growing needs of portable devices, lowpower, high-performance design is of prime importance. A new technique of implementing a multiplier circuit using Decomposition Logic is proposed here which improves speed with very little increase in power dissipation when compared to tree structured Dadda multipliers. Tanner EDA was used for simulation in the TSMC 180nm technology.

Article Details

Section
Articles